Part Number Hot Search : 
2SA1464 30500 FRH20A15 ASM3P 5544S M5675 D4135 A1N060TW
Product Description
Full Text Search
 

To Download W209C Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 PRELIMINARY
W209C
Frequency Generator for Integrated Core Logic with 133-MHz FSB
Features
* Maximized EMI suppression using Cypress's Spread Spectrum technology * Low jitter and tightly controlled clock skew * Highly integrated device providing clocks required for CPU, core logic, and SDRAM * Two copies of CPU clock * Nine copies of SDRAM clock * Eight copies of PCI clock * One copy of synchronous APIC clock * Two copies of 66-MHz outputs * Two copies of 48-MHz outputs * One copy of selectable 24 or 48-MHz clock * One copy of double strength 14.31818-MHz reference clock * Power-down control * I2CTM interface for turning off unused clocks Table 1. Frequency Selections
FS4 FS3 FS2 FS1 FS0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 CPU 75.3 95.0 129.0 150.0 150.0 110.0 140.0 144.0 68.3 105.0 138.0 140.0 66.8 100.2 133.6 133.6 157.3 160.0 146.6 122.0 127.0 122.0 117.0 114.0 80.0 78.0 166.0 160.0 66.6 100.0 133.3 133.3 SDRAM 3V66 113.0 75.3 95.0 129.0 113.0 150.0 110.0 140.0 108.0 102.5 105.0 138.0 105.0 100.2 100.2 133.6 100.2 118.0 120.0 110.0 91.5 127.0 122.0 117.0 114.0 120.0 117.0 166.0 160.0 100.0 100.0 133.3 100.0 63.3 86.0 PCI 37.6 31.6 43.0 APIC 18.8 15.8 21.5 18.8 25.0 18.3 23.3 18.0 17.0 17.5 23.0 17.5 16.7 16.7 22.2 16.7 19.6 20.0 18.3 15.2 21.1 20.3 19.5 19.0 20.0 19.5 13.8 13.3 16.6 16.6 16.6 16.6 SS OFF -0.6% OFF OFF OFF OFF OFF OFF OFF OFF OFF OFF 0.45% 0.45% 0.45% 0.45% OFF OFF OFF -0.6% OFF -0.6% OFF OFF OFF OFF OFF OFF -0.6% -0.6% -0.6% -0.6%
75.3 37.6 100.0 50.0 73.0 93.3 72.0 68.3 70.0 92.0 70.0 66.8 66.8 89.1 66.8 78.6 80.0 73.3 61.0 84.6 81.3 78.0 76.0 80.0 78.0 55.3 53.3 66.6 66.6 66.6 66.6 36.6 46.7 36.0 34.1 35.0 46.0 35.0 33.4 33.4 44.4 33.4 39.3 40.0 36.6 30.5 42.3 40.6 39.0 38.0 40.0 39.0 27.6 26.7 33.3 33.3 33.3 33.3
Key Specifications
CPU, SDRAM Outputs Cycle-to-Cycle Jitter: ............. 250 ps APIC, 48-MHz, 3V66, PCI Outputs Cycle-to-Cycle Jitter:................................................... 500 ps CPU, 3V66 Output Skew:............................................ 175 ps SDRAM, APIC, 48-MHz Output Skew:........................ 250 ps PCI Output Skew: ....................................................... 500 ps CPU to SDRAM Skew (@ 133 MHz) ....................... 0.5 ns CPU to SDRAM Skew (@ 100 MHz) ................. 4.5 to 5.5 ns CPU to 3V66 Skew (@ 66 MHz)........................ 7.0 to 8.0 ns 3V66 to PCI Skew (3V66 lead) .......................... 1.5 to 3.5 ns PCI to APIC Skew ..................................................... 0.5 ns
Block Diagram
X1 X2 XTAL OSC
PLL REF FREQ
VDDQ3 REF2X/FS3*
Pin Configuration [1]
REF2x/FS3* VDDQ3 X1 X2 GND VDDQ3 3V66_0 3V66_1 GND FS0*/PCI0 FS1*/PCI1 FS2*/PCI2 GND PCI3 PCI4 VDDQ3 PCI5 PCI6 PCI7 GND 48MHz_0 FS4*/48MHz_1 SI0/24_48#MHz* VDDQ3 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 VDDQ2 APIC VDDQ2 CPU0 CPU1 GND VDDQ3 SDRAM0 SDRAM1 SDRAM2 GND SDRAM3 SDRAM4 SDRAM5 VDDQ3 SDRAM6 SDRAM7 DCLK GND PWRDWN#^ SCLK VDDQ3 GND SDATA
VDDQ2
SDATA SCLK
I2C Logic
(FS0:4*)
Divider, Delay, and Phase Control Logic
CPU0:1
2
APIC VDDQ3
2
W209C
3V66_0:1 FS0*/PCI0 FS1*/PCI1 FS2*/PCI2
PLL 1
5
PCI3:7 SDRAM0:7
PWRDWN#
8
DCLK VDDQ3 48MHz_0
PLL2
/2
FS4*/48MHz_1 SI0/24_48#MHz*
Note: 1. Internal pull-down or pull-up resistors present on inputs marked with * or ^ respectively. Design should not rely solely on internal pull-up or pull-down resistor to set I/O pins HIGH or LOW respectively.
Cypress Semiconductor Corporation
*
3901 North First Street
*
San Jose
*
CA 95134 * 408-943-2600 January 6, 2000, rev. *A
PRELIMINARY
I
W209C
Pin Definitions
Pin Name REF2x/FS3 Pin No. 1 Pin Type I/O Pin Description Reference Clock with 2x Drive/Frequency Select 3: 3.3V 14.318-MHz clock output. This pin also serves as the select strap to determine device operating frequency as described in Table 1. Crystal Input: This pin has dual functions. It can be used as an external 14.318MHz crystal connection or as an external reference frequency input. Crystal Output: An input connection for an external 14.318-MHz crystal connection. If using an external reference, this pin must be left unconnected. PCI Clock 0/Frequency Selection 0: 3.3V 33-MHz PCI clock outputs. This pin also serves as the select strap to determine device operating frequency as described in Table 1. PCI Clock 1/Frequency Selection 1: 3.3V 33-MHz PCI clock outputs. This pin also serves as the select strap to determine device operating frequency as described in Table 1. PCI Clock 2/Frequency Selection 2: 3.3V 33-MHz PCI clock outputs. This pin also serves as the select strap to determine device operating frequency as described in Table 1. PCI Clock 3 through 7: 3.3V 33-MHz PCI clock outputs. PCI0:7 can be individually turned off via I2C interface. 66-MHz Clock Output: 3.3V output clocks. The operating frequency is controlled by FS0:4 (see Table 1). 48-MHz Clock Output: 3.3V fixed 48-MHz, non-spread spectrum clock output. 48-MHz Clock Output/Frequency Selection 4: 3.3V fixed 48-MHz, non-spread spectrum clock output. This pin also serves as the select strap to determine device operating frequency as described in Table 1. Clock Output for Super I/O: This is the input clock for a Super I/O (SIO) device. During power up, it also serves as a selection strap. If it is sampled HIGH, the output frequency for SIO is 24 MHz. If the input is sampled LOW, the output is 48 MHz. Power Down Control: LVTTL-compatible input that places the device in powerdown mode when held LOW. CPU Clock Outputs: Clock outputs for the host bus interface. Output frequencies depending on the configuration of FS0:4. Voltage swing is set by VDDQ2. SDRAM Clock Outputs: 3.3V outputs for SDRAM and chipset. The operating frequency is controlled by FS0:4 (see Table 1). Synchronous APIC Clock Outputs: Clock outputs running synchronous with the PCI clock outputs. Voltage swing set by VDDQ2. Data pin for I2C circuitry. Clock pin for I2C circuitry. 3.3V Power Connection: Power supply for SDRAM output buffers, PCI output buffers, reference output buffers and 48-MHz output buffers. Connect to 3.3V. 2.5V Power Connection: Power supply for IOAPIC and CPU output buffers. Connect to 2.5V or 3.3V. Ground Connections: Connect all ground pins to the common system ground plane.
X1 X2 FS0*/PCI0
3 4 10
I I I/O
FS1*/PCI1
11
I/O
FS2*/PCI2
12
I/O
PCI3:7 3V66_0:1 48MHz_0 FS4*/ 48MHz_1 SIO/ 24_48#MHz* PWRDWN# CPU0:1 SDRAM0:7, DCLK APIC SDATA SCLK VDDQ3 VDDQ2 GND
14, 15, 17, 18, 19 7,8 21 22
O O O I/O
23
I/O
29 45, 44 41, 40, 39, 37, 36, 35, 33, 32, 31 47 25 28 2, 6, 16, 24, 27, 34, 42 46, 48 5, 9, 13, 20, 26, 30, 38, 43,
I O
O O I/O I P P G
2
PRELIMINARY
Output Strapping Resistor Series Termination Resistor W209C Power-on Reset Timer Clock Load Output Buffer Output Three-state
Q
W209C
Hold Output Low
D
10k
Data Latch
Figure 1. Input Logic Selection Through Resistor Load Option
Overview
The W209C is a highly integrated frequency timing generator, supplying all the required clock sources for an Intel(R) architecture platform using graphics integrated core logic.
Functional Description
I/O Pin Operation Pin # 1, 10, 11, 12, 22, and 23 are dual-purpose l/O pins. Upon power-up the pin acts as a logic input. An external 10-k strapping resistor should be used. Figure 1 shows a suggested method for strapping resistor connections. After 2 ms, the pin becomes an output. Assuming the power supply has stabilized by then, the specified output frequency
10 ns 20 ns
is delivered on the pins. If the power supply has not yet reached full value, output frequency initially may be below target but will increase to target once supply voltage has stabilized. In either case, a short output clock cycle may be produced from the CPU clock outputs when the outputs are enabled. Offsets Among Clock Signal Groups Figure 2 and Figure 3 represent the phase relationship among the different groups of clock outputs from W209C when it is providing a 66-MHz CPU clock and a 100-MHz CPU clock, respectively. It should be noted that when CPU clock is operating at 100 MHz, CPU clock output is 180 degrees out of phase with SDRAM clock outputs.
0 ns
30 ns
40 ns
CPU 100 Period
CPU 66-MHz
SDRAM 100 Period
SDRAM 100-MHz 3V66 66-MHz PCI 33-MHz REF 14.318-MHz USB 48-MHz APIC
Hub-PC
Figure 2. Group Offset Waveforms (66-MHz CPU Clock, 100-MHz SDRAM Clock)
3
PRELIMINARY
W209C
0 ns
10 ns
20 ns
30 ns
40 ns
C PU 100 P erio d
CPU 100-MHz
SDRAM 100-MHz
S D R A M 1 00 P erio d
3V66 66-MHz
PCI 33-MHz REF 14.318-MHz USB 48-MHz APIC
Hu b-PC
Figure 3. Group Offset Waveforms (100-MHz CPU Clock, 100-MHz SDRAM Clock)
Power Down Control W209C provides one PWRDWN# signal to place the device in low-power mode. In low-power mode, the PLLs are turned off and all clock outputs are driven LOW.
0ns
25ns
50ns
75ns Center
1 VCO Internal CPU 100MHz 3V66 66MHz PCI 33MHz APIC 33MHz PwrDwn SDRAM 100MHz REF 14.318MHz USB 48MHz
2
Figure 4. W209C PWRDWN# Timing Diagram [2, 3, 4, 5]
Notes: 2. Once the PWRDWN# signal is sampled LOW for two consecutive rising edges of CPU, clocks of interest will be held LOW on the next HIGH-to-LOW transition. 3. PWRDWN# is an asynchronous input and metastable conditions could exist. This signal is synchronized inside W209C. 4. The shaded sections on the SDRAM, REF, and USB clocks indicate "don't care" states. 5. Diagrams shown with respect to 100 MHz. Similar operation when CPU is 66 MHz.
4
PRELIMINARY
Spread Spectrum Frequency Timing Generator
The device generates a clock that is frequency modulated in order to increase the bandwidth that it occupies. By increasing the bandwidth of the fundamental and its harmonics, the amplitudes of the radiated electromagnetic emissions are reduced. This effect is depicted in Figure 5. As shown in Figure 5, a harmonic of a modulated clock has a much lower amplitude than that of an unmodulated signal. The reduction in amplitude is dependent on the harmonic number and the frequency deviation or spread. The equation for the reduction is: dB = 6.5 + 9*log10(P) + 9*log10(F)
5dB /div
W209C
Where P is the percentage of deviation and F is the frequency in MHz where the reduction is measured. The output clock is modulated with a waveform depicted in Figure 6. This waveform, as discussed in "Spread Spectrum Clock Generation for the Reduction of Radiated Emissions" by Bush, Fessler, and Hardin produces the maximum reduction in the amplitude of radiated electromagnetic emissions. The deviation selected for this chip is 0.5% of the selected frequency. Figure 6 details the Cypress spreading pattern. Cypress does offer options with more spread and greater EMI reduction. Contact your local Sales representative for details on these devices.
S SFT G
Typ ical C lock
Amplitude (dB)
-SS %
F requ en cy Sp an (M Hz)
+S S%
Figure 5. Clock Harmonic with and without SSCG Modulation Frequency Domain Representation
MAX.
FREQUENCY
10%
20%
30%
40%
50%
60%
70%
80%
90%
100%
10%
20%
30%
40%
50%
60%
70%
80%
90%
MIN.
Figure 6. Typical Modulation Profile
5
100%
PRELIMINARY
1 bit Start bit 7 bits Slave Address 1 R/W 1 Ack 8 bits Command Code 1 Ack
W209C
Byte Count = N
Ack 1 bit
Data Byte 1 8 bits
Ack 1
Data Byte 2 8 bits
Ack 1
...
Data Byte N 8 bits
Ack 1
Stop 1
Figure 7. An Example of a Block Write[6] Serial Data Interface The W209C features a two-pin, serial data interface that can be used to configure internal register settings that control particular device functions. Data Protocol The clock driver serial protocol accepts only block writes from the controller. The bytes must be accessed in sequential order from lowest to highest byte with the ability to stop after any complete byte has been transferred. Indexed bytes are not allowed. A block write begins with a slave address and a write condition. After the command code the core logic issues a byte count which describes how many more bytes will follow in the message. If the host had 20 bytes to send, the first byte would be the number 20 (14h), followed by the 20 bytes of data. The byte count may not be 0. A block write command is allowed to transTable 2. Example of Possible Byte Count Value Byte Count Byte MSB 0000 0000 0000 0000 0000 0000 0000 0000 0010 LSB 0000 0001 0010 0011 0100 0101 0110 0111 0000 Not allowed. Must have at least one byte. Data for functional and frequency select register (currently byte 0 in spec) Reads first two bytes of data. (byte 0 then byte 1) Reads first three bytes (byte 0, 1, 2 in order) Reads first four bytes (byte 0, 1, 2, 3 in order) Reads first five bytes (byte 0, 1, 2, 3, 4 in order)[7] Reads first six bytes (byte 0, 1, 2, 3, 4, 5 in order)[7] Reads first seven bytes (byte 0, 1, 2, 3, 4, 5, 6 in order) Max. byte count supported = 32 Notes fer a maximum of 32 data bytes. The slave receiver address for W209C is 11010010. Figure 7 shows an example of a block write. The command code and the byte count bytes are required as the first two bytes of any transfer. W209C expects a command code of 0000 0000. The byte count byte is the number of additional bytes required for the transfer, not counting the command code and byte count bytes. Additionally, the byte count byte is required to be a minimum of 1 byte and a maximum of 32 bytes to satisfy the above requirement. Table 2 shows an example of a possible byte count value. A transfer is considered valid after the acknowledge bit corresponding to the byte count is read by the controller. The command code and byte count bytes are ignored by the W209C. However, these bytes must be included in the data write sequence to maintain proper byte allocation.
Table 3. Serial Data Interface Control Functions Summary Control Function Output Disable Description Any individual clock output(s) can be disabled. Disabled outputs are actively held LOW. Reserved function for future device revision or production device testing. Common Application Unused outputs are disabled to reduce EMI and system power. Examples are clock outputs to unused PCI slots. No user application. Register bit must be written as 0.
(Reserved)
Notes: 6. The acknowledgment bit is returned by the slave/receiver (W209C). 7. Bytes 6 and 7 are not defined for W209C.
6
PRELIMINARY
W209C Serial Configuration Map
1. The serial bits will be read by the clock driver in the following order: Byte 0 - Bits 7, 6, 5, 4, 3, 2, 1, 0 Byte 1 - Bits 7, 6, 5, 4, 3, 2, 1, 0 Byte N - Bits 7, 6, 5, 4, 3, 2, 1, 0 Byte 0: Control Register (1 = Enable, 0= Disable)[8] Bit Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Pin# 23 21, 22 Name Reserved Reserved Reserved Reserved Reserved 24/48 MHz 48 MHz Reserved Default 0 0 0 0 0 1 1 0 Reserved Reserved Reserved Reserved Reserved (Active/Inactive) (Active/Inactive) Reserved Pin Function
W209C
2. All unused register bits (reserved and N/A) should be written to a "0" level. 3. All register bits labeled "Initialize to 0" must be written to zero during initialization. Failure to do so may result in higher than normal operating current. The controller will read back the written value.
Byte 1: Control Register (1 = Enable, 0= Disable)[8] Bit Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Pin# 32 33 35 36 37 39 40 41 Name SDRAM7 SDRAM6 SDRAM5 SDRAM4 SDRAM3 SDRAM2 SDRAM1 SDRAM0 Default 1 1 1 1 1 1 1 1 (Active/Inactive) (Active/Inactive) (Active/Inactive) (Active/Inactive) (Active/Inactive) (Active/Inactive) (Active/Inactive) (Active/Inactive) Pin Description
Byte 2: Control Register (1 = Enable, 0= Disable)[8] Bit Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Pin# 19 18 17 15 14 12 11 10 Name PCI7 PCI6 PCI5 PCI4 PCI3 PCI2 PCI1 PCI0 Default 1 1 1 1 1 1 1 1 (Active/Inactive) (Active/Inactive) (Active/Inactive) (Active/Inactive) (Active/Inactive) (Active/Inactive) (Active/Inactive) (Active/Inactive) Pin Description
Note: 8. Inactive means outputs are held LOW and are disabled from switching. These outputs are designed to be configured at power-on and are not expected to be configured during the normal modes of operation.
7
PRELIMINARY
Byte 3: Reserved Register (1 = Enable, 0= Disable) Bit Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Pin# 31 47 Name DCLK Reserved Reserved Reserved APIC Reserved Reserved Reserved Default 1 0 0 0 1 0 1 0 (Active/Inactive) Reserved Reserved Reserved (Active/Inactive) Reserved Reserved Reserved Pin Description
W209C
Byte 4: Reserved Register (1 = Enable, 0= Disable) Bit Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Pin# SEL3 SEL2 SEL1 SEL0 FS(0:4) Override SEL4 Reserved Test Mode Name Default 0 0 0 0 0 0 1 0 See Table 4 See Table 4 See Table 4 See Table 4 0 = Select operating frequency by FS(0:4) strapping 1 = Select operating frequency by SEL(0:4) bit settings See Table 4 Reserved 0 = Normal 1 = Three-stated Pin Function
Byte 5: Reserved Register (1 = Enable, 0= Disable) Bit Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Pin# Name Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Default 0 0 0 0 0 0 0 0 Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Pin Description
Byte 6: Reserved Register (1 = Enable, 0= Disable) Bit Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Pin# Name Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Default 0 0 0 0 0 1 1 0 Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Pin Description
8
PRELIMINARY
Table 4. Additional Frequency Selections through Serial Data Interface Data Bytes Input Conditions Data Byte 4, Bit 3 = 1 Bit 2 SEL_4 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 Bit 7 SEL_3 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 Bit 6 SEL_2 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 Bit 5 SEL_1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 Bit 4 SEL_0 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 CPU 75.3 95.0 129.0 150.0 150.0 110.0 140.0 144.0 68.3 105.0 138.0 140.0 66.8 100.2 133.6 133.6 157.3 160.0 146.6 122.0 127.0 122.0 117.0 114.0 80.0 78.0 166.0 160.0 66.6 100.0 133.3 133.3 SDRAM 113.0 95.0 129.0 113.0 150.0 110.0 140.0 108.0 102.5 105.0 138.0 105.0 100.2 100.2 133.6 100.2 118.0 120.0 110.0 91.5 127.0 122.0 117.0 114.0 120.0 117.0 166.0 160.0 100.0 100.0 133.3 100.0 3V66 75.3 63.3 86.0 75.3 100.0 73.0 93.3 72.0 68.3 70.0 92.0 70.0 66.8 66.8 89.1 66.8 78.6 80.0 73.3 61.0 84.6 81.3 78.0 76.0 80.0 78.0 55.3 53.3 66.6 66.6 66.6 66.6 PCI 37.6 31.6 43.0 37.6 50.0 36.6 46.7 36.0 34.1 35.0 46.0 35.0 33.4 33.4 44.4 33.4 39.3 40.0 36.6 30.5 42.3 40.6 39.0 38.0 40.0 39.0 27.6 26.7 33.3 33.3 33.3 33.3 APIC 18.8 15.8 21.5 18.8 25.0 18.3 23.3 18.0 17.0 17.5 23.0 17.5 16.7 16.7 22.2 16.7 19.6 20.0 18.3 15.2 21.1 20.3 19.5 19.0 20.0 19.5 13.8 13.3 16.6 16.6 16.6 16.6 Output Frequency
W209C
Spread Spectrum OFF -0.6% OFF OFF OFF OFF OFF OFF OFF OFF OFF OFF 0.45% 0.45% 0.45% 0.45% OFF OFF OFF -0.6% OFF -0.6% OFF OFF OFF OFF OFF OFF -0.6% -0.6% -0.6% -0.6%
9
PRELIMINARY
DC Electrical Characteristics
DC parameters must be sustainable under steady state (DC) conditions. Absolute Maximum DC Power Supply Parameter VDDQ3 VDDQ2 TS Description 3.3V Core Supply Voltage 2.5V I/O Supply Voltage Storage Temperature Min. -0.5 -0.5 -65 Max. 4.6 3.6 150
W209C
Unit V V C
Absolute Maximum DC I/O Parameter Vi/o3 Vi/o3 ESD prot. Description 3.3V Core Supply Voltage 2.5V I/O Supply Voltage Input ESD Protection Min. -0.5 -0.5 2000 Max. 4.6 3.6 Unit V V V
DC Operating Requirements Parameter VDD3 VDDQ3 VDDQ2 VDD3 = 3.3V5% Vih3 Vil3 Iil VDDQ2 = 2.5V5% Voh2 Vol2 VDDQ3 = 3.3V5% Voh3 Vol3 VDDQ3 = 3.3V5% Vpoh3 Vpol3 Cin Cxtal Cout Lpin Ta PCI Bus Output High Voltage PCI Bus Output Low Voltage Input Pin Capacitance Xtal Pin Capacitance Output Pin Capacitance Pin Inductance Ambient Temperature No Airflow 0 0 13.5 Ioh=(-1 mA) Iol=(1 mA) 2.4 0.55 5 22.5 6 7 70 V V pF pF pF nH C 3.3V Output High Voltage 3.3V Output Low Voltage Ioh=(-1 mA) Iol=(1 mA) 2.4 0.4 V V 2.5V Output High Voltage 2.5V Output Low Voltage Ioh=(-1 mA) Iol=(1 mA) 2.0 0.4 V V 3.3V Input High Voltage 3.3V Input Low Voltage Input Leakage Current
[9]
Description 3.3V Core Supply Voltage 3.3V I/O Supply Voltage 2.5V I/O Supply Voltage
Condition 3.3V5% 3.3V5% 2.5V5% VDD3 0Min. 3.135 3.135 2.375 2.0 VSS - 0.3 -5
Max. 3.465 3.465 2.625 VDD + 0.3 0.8 +5
Unit V V V V V A
Note: 9. Input Leakage Current does not include inputs with pull-up or pull-down resistors.
10
PRELIMINARY
AC Electrical Characteristics
TA = 0C to +70C, VDDQ3 = 3.3V5%, V DDQ2= 2.5V5% fXTL = 14.31818 MHz 66.6-MHz Host Parameter TPeriod THIGH TLOW TRISE TFALL TPeriod THIGH TLOW TRISE TFALL TPeriod THIGH TLOW TRISE TFALL TPeriod THIGH TLOW TRISE TFALL TPeriod THIGH TLOW TRISE TFALL tpZL, tpZH tpLZ, tpZH tstable Description Host/CPUCLK Period Host/CPUCLK High Time Host/CPUCLK Low Time Host/CPUCLK Rise Time Host/CPUCLK Fall Time SDRAM CLK Period SDRAM CLK High Time SDRAM CLK Low Time SDRAM CLK Rise Time SDRAM CLK Fall Time APIC 33-MHz CLK Period APIC 33-MHz CLK High Time APIC 33-MHz CLK Low Time APIC CLK Rise Time APIC CLK Fall Time 3V66 CLK Period 3V66 CLK High Time 3V66 CLK Low Time 3V66 CLK Rise Time 3V66 CLK Fall Time PCI CLK Period PCI CLK High Time PCI CLK Low Time PCI CLK Rise Time PCI CLK Fall Time Output Enable Delay (All outputs) Output Disable Delay (All outputs) All Clock Stabilization from Power-Up Min. 15.0 5.2 5.0 0.4 0.4 10.0 3.0 2.8 0.4 0.4 30.0 12.0 12.0 0.4 0.4 15.0 5.25 5.05 0.5 0.5 30.0 12.0 12.0 0.5 0.5 1.0 1.0 Max. 15.5 N/A N/A 1.6 1.6 10.5 N/A N/A 1.6 1.6 N/A N/A N/A 1.6 1.6 16.0 N/A N/A 2.0 2.0 N/A N/A N/A 2.0 2.0 10.0 10.0 3 100-MHz Host Min. 10.0 3.0 2.8 0.4 0.4 10.0 3.0 2.8 0.4 0.4 30.0 12.0 12.0 0.4 0.4 15.0 5.25 5.05 0.5 0.5 30.0 12.0 12.0 0.5 0.5 1.0 1.0 Max. 10.5 N/A N/A 1.6 1.6 10.5 N/A N/A 1.6 1.6 N/A N/A N/A 1.6 1.6 16.0 N/A N/A 2.0 2.0 N/A N/A N/A 2.0 2.0 10.0 10.0 3 133-MHz Host Min. 7.5 1.87 1.67 0.4 0.4 10.0 3.0 2.8 0.4 0.4 30.0 12.0 12.0 0.4 0.4 15.0 5.25 5.05 0.5 0.5 30.0 12.0 12.0 0.5 0.5 1.0 1.0 Max. 8.0 N/A N/A 1.6 1.6 10.5 N/A N/A 1.6 1.6 N/A N/A N/A 1.6 1.6 16.0 N/A N/A 2.0 2.0 N/A N/A N/A 2.0 2.0 10.0 10.0 3 Unit ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ms
W209C
Notes 10 13 14
10 13 14
10 13 14
10, 12 13 14
10, 11 13 14
Notes: 10. Period, jitter, offset, and skew measured on rising edge at 1.25 for 2.5V clocks and at 1.5V for 3.3V clocks. 11. THIGH is measured at 2.0V for 2.5V outputs, 2.4V for 3.3V outputs. 12. TLOW is measured at 0.4V for all outputs. 13. The time specified is measured from when VDDQ3 achieves its nominal operating level (typical condition VDDQ3 = 3.3V) until the frequency output is stable and operating within specification. 14. TRISE and TFALL are measured as a transition through the threshold region Vol = 0.4V and Voh = 2.0V (1 mA) JEDEC specification.
11
PRELIMINARY
Group Skew and Jitter Limits Output Group CPU SDRAM APIC 48MHz 3V66 PCI REF Pin-Pin Skew Max. 175 ps 250 ps 250 ps 250 ps 175 ps 500 ps N/A Cycle-Cycle Jitter 250 ps 250 ps 500 ps 500 ps 500 ps 500 ps 1000 ps Duty Cycle 45/55 45/55 45/55 45/55 45/55 45/55 45/55 Nom Vdd 2.5V 3.3V 2.5V 3.3V 3.3V 3.3V 3.3V
W209C
Skew, Jitter Measure Point 1.25V 1.5V 1.25V 1.5V 1.5V 1.5V 1.5V
Output Buffer Clock Output Wave
Test Point
Test Load TPERIOD Duty Cycle THIGH
2.0
2.5V Clocking Interface
1.25 0.4
TLOW TRISE TFALL TPERIOD Duty Cycle THIGH
2.4
3.3V Clocking Interface
1.5 0.4
TLOW TRISE TFALL
Figure 8. Output Buffer
Ordering Information
Ordering Code W209C Package Name H Package Type 48-pin SSOP (300 mils)
I2C is a trademark of Philips Corporation Intel is a registered trademark of Intel Corporation. Document #: 38-00845-A
12
PRELIMINARY
Layout Diagram
W209C
+3.3V Supply FB
VDDQ3 VDDQ2
+2.5V Supply FB
10 F
C4
0.005 F
C3
C1
10 F
0.005 f
C2
G
G
G
G G
G
C2
G
G
VDDQ3
5
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
G V G
G V G
G
G
G V G
G
G
48 G 47 V 46 G 45 44 G 43 V 42 G 41 40 39 G 38 37 36 G 35 V 34 G 33 32 31 G 30 29 28 VDDQ3 V Core 27 G 26 G 25
V
G
G C1
G
W 209C
G
G
C5 G
G C6
FB = Dale ILB1206 - 300 (300 @ 100 MHz) C1 & C3 = 10 - 22 F C2 & C4 = 0.005 F C5 = 47 F C6 = 0.1 F
G = VIA to GND plane layer
V =VIA to respective supply plane layer
Note: Each supply plane or strip should have a ferrite bead and capacitors
13
PRELIMINARY
Package Diagram
48-Pin Shrink Small Outline Package (SSOP, 300 mils)
W209C
(c) Cypress Semiconductor Corporation, 2000. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.


▲Up To Search▲   

 
Price & Availability of W209C

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X